Job Details
Job Information
Other Information
Job Description
Role Number: 200642487-3401
Summary
Do you love building elegant solutions to highly complex challenges? As part of our Silicon Technologies group, you’ll help design and manufacture our next-generation, high-performance, power-efficient processor, system-on-chip (SoC). You’ll ensure Apple products and services can seamlessly and efficiently handle the tasks that make them beloved by millions. Joining this group means you’ll be responsible for crafting and building the technology that fuels Apple’s devices. Together, you and your team will enable our customers to do all the things they love with their devices!
As a member of our CAD team, you will architect, dictate, develop, maintain and enhance custom analog power intent methodology and circuit ERC solutions for our Analog, RF and mixed-signal designs. The role requires you to work with different technology nodes and provide flows/methodologies for the different tool sets.
Description
In this highly visible role, your primary responsibilities will include:
• Developing innovative solutions on Circuit ERC (Electric Rules checks) or Power Intent analysis leveraging expertise on circuits and programming.
• Identify opportunities for optimization, expediting, and enhancing the flow to improve the end-user experience in terms of precise error reporting, false error reduction and automate via ML/AI solutions.
• Actively involving yourself in supporting ERC/Power Intent on voltage domain interactions like – supply gating mechanisms, isolation controls, level shifting, switch supplies, virtual domain interactions, power integrity etc.
• Closely collaborating with diverse design teams, including Custom Analog, Mixed-Signal, Digital, RF and more, to understand their needs and requirements on circuit ERC and power flows. Applying advanced techniques to address these requirements across multiple products and reduce duplicate design work.
• Working in tandem with other domain in CAD, Power, Technology teams to validate their ML-based applications, implement enhancements, and evaluate external vendor packages and solutions from EDA (Electronic Design Automation) providers and open-source.
Minimum Qualifications
Experience in Electric Rules Checks (ERC) tools, circuit tracing and/or experience on custom power intent tools, flows and methodology.
Analog/RFIC design background and/or related CAD/automation support areas involving various technology nodes and tape out.
Minimum requirement of BS degree and 5+ years of relevant industry experience.
Preferred Qualifications
Exposure to leading industry electrical engineering-focused software development project.
Programming/scripting skills in Perl, Python, TCL, SKILL language, C++ or Shell. Ability to provide automations for rapid and dynamic design needs.
Experience in understanding on the operating principles of common Analog, Digital/SRAM blocks, Spice Modeling in Nano CMOS technologies.
Experience with custom Schematic/Layout tracing via SPICE/Open Access, power gating techniques, biasing, circuit topologies (power switches, level-shifter, iso), virtual/derived/multi-power domains, standard-cells would be helpful.
Hands on experience with SVRF, TCL, Liberty/.lib, UPF - IEEE1801, CPF formats with exposure on power intent domain and methodology is a plus.
Exposure to industry low power tools, Siemens Calibre PERC; Cadence Conformal LEC, Virtuoso Power Manager, Innovus; Synopsys Library compiler, VCLP, Low Power verification is desirable.
Knowledge of Cadence Virtuoso Framework with experience on front end Schematic composer will helpful.
Background in SPICE simulation, SOA, device operating conditions, and knowledge of Post-layout extraction is a plus.
Good written and verbal communication skills, and the ability to collaborate well with cross-functional teams.
Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088_EEOC_KnowYourRights6.12ScreenRdr.pdf) .
Other Details

